Advanced Hardware Design for Error Correcting Codes
- 0 %
Der Artikel wird am Ende des Bestellprozesses zum Download zur Verfügung gestellt.

Advanced Hardware Design for Error Correcting Codes

 eBook
Sofort lieferbar | Lieferzeit: Sofort lieferbar I
ISBN-13:
9783319105697
Veröffentl:
2014
Einband:
eBook
Seiten:
192
Autor:
Cyrille Chavet
eBook Typ:
PDF
eBook Format:
Reflowable eBook
Kopierschutz:
Digital Watermark [Social-DRM]
Sprache:
Englisch
Beschreibung:

This book provides thorough coverage of error correcting techniques. It includes essential basic concepts and the latest advances on key topics in design, implementation, and optimization of hardware/software systems for error correction. The book's chapters are written by internationally recognized experts in this field. Topics include evolution of error correction techniques, industrial user needs, architectures, and design approaches for the most advanced error correcting codes (Polar Codes, Non-Binary LDPC, Product Codes, etc). This book provides access to recent results, and is suitable for graduate students and researchers of mathematics, computer science, and engineering.* Examines how to optimize the architecture of hardware design for error correcting codes;* Presents error correction codes from theory to optimized architecture for the current and the next generation standards;* Provides coverage of industrial user needs advanced error correcting techniques.Advanced Hardware Design for Error Correcting Codes includes a foreword by Claude Berrou.

This book provides thorough coverage of error correcting techniques. It includes essential basic concepts and the latest advances on key topics in design, implementation, and optimization of hardware/software systems for error correction. The book’s chapters are written by internationally recognized experts in this field. Topics include evolution of error correction techniques, industrial user needs, architectures, and design approaches for the most advanced error correcting codes (Polar Codes, Non-Binary LDPC, Product Codes, etc). This book provides access to recent results, and is suitable for graduate students and researchers of mathematics, computer science, and engineering.

• Examines how to optimize the architecture of hardware design for error correcting codes;

• Presents error correction codes from theory to optimized architecture for the current and the next generation standards;

• Provides coverage of industrial user needs advanced error correcting techniques.

Advanced Hardware Design for Error Correcting Codes includes a foreword by Claude Berrou.

User Needs.- Challenges and Limitations for Very High Throughput Decoder Architectures for Soft-Decoding.- Implementation of Polar Decoders.- Parallel architectures for Turbo Product Codes Decoding.- VLSI implementations of sphere detectors.- Stochastic Decoders for LDPC Codes.- MP-SoC/NoC architectures for error correction.- ASIP design for multi-standard channel decoders.- Hardware design of parallel interleaver architecture: a survey.                                                                                                                                       

Kunden Rezensionen

Zu diesem Artikel ist noch keine Rezension vorhanden.
Helfen sie anderen Besuchern und verfassen Sie selbst eine Rezension.